ارسل ملاحظاتك

ارسل ملاحظاتك لنا







The Efficiency of Buffer and Buffer Less Data Flow Control Schemes for Congestion Avoidance in Networks on Chip

المصدر: مجلة جامعة الملك سعود - علوم الحاسب والمعلومات
الناشر: جامعة الملك سعود
المؤلف الرئيسي: Aldammas, Ahmed (Author)
مؤلفين آخرين: Soudani, Adel (Co-Author) , Al-Dhelaan, Abdullah (Co-Author)
المجلد/العدد: مج28, ع2
محكمة: نعم
الدولة: السعودية
التاريخ الميلادي: 2016
الصفحات: 184 - 198
DOI: 10.33948/0584-028-002-004
ISSN: 1319-1578
رقم MD: 973869
نوع المحتوى: بحوث ومقالات
اللغة: الإنجليزية
قواعد المعلومات: science
مواضيع:
كلمات المؤلف المفتاحية:
Network on Chip (NoC) | Congestion Control | Data Flow Control | Flit’s Dropping | Quality of Service (QoS) Insurance
رابط المحتوى:
صورة الغلاف QR قانون
حفظ في:
LEADER 02705nam a22002537a 4500
001 1716726
024 |3 10.33948/0584-028-002-004 
041 |a eng 
044 |b السعودية 
100 |9 525135  |a Aldammas, Ahmed  |e Author 
245 |a The Efficiency of Buffer and Buffer Less Data Flow Control Schemes for Congestion Avoidance in Networks on Chip 
260 |b جامعة الملك سعود  |c 2016 
300 |a 184 - 198 
336 |a بحوث ومقالات  |b Article 
520 |b The design of efficient architectures for communication in on chip multiprocessors system involves many challenges regarding the internal router functions used in Network on Chip (NoC) infrastructure. The on-chip router should be designed to provide per-flit processing with enhanced granularity. In fact, the quality of service experienced at the application level depends on the capabilities of the router to avoid congestion and to ensure efficient data-flow control. Consequently, an enhanced router architecture is needed to achieve the requested QoS. This paper proposes an internal router architecture, for on chip communication, implementing flow-control mechanism for congestion avoidance with QoS consideration. It describes the internal functions of this router for optimal output flit scheduling and its capability to apply per-class service for inbound flows. The paper focuses mainly on the description and performance analysis of two proposed schemes for data flow control that can be used with the proposed router architecture. The results shown in this paper prove that the application of these proposed schemes in NoC achieves an interesting enhancement in the measured end to end QoS. We carried out an extensive comparison of the proposed solutions with the existing schemes published in the literature to show that the proposed solution outperforms these, maintaining an interesting tradeoff with the hardware characteristics when designed with 45 nm integration technology. 
653 |a تكنولوجيا الملعومات  |a علوم الحاسوب  |a قواعد البيانات 
692 |b Network on Chip (NoC)  |b Congestion Control  |b Data Flow Control  |b Flit’s Dropping  |b Quality of Service (QoS) Insurance 
700 |9 525136  |a Soudani, Adel  |e Co-Author 
700 |9 525137  |a Al-Dhelaan, Abdullah  |e Co-Author 
773 |c 004  |e Journal of King Saud University (Computer and Information Sciences)  |f Maǧalaẗ ǧamʼaẗ al-malīk Saud : ùlm al-ḥasib wa al-maʼlumat  |l 002  |m مج28, ع2  |o 0584  |s مجلة جامعة الملك سعود - علوم الحاسب والمعلومات  |v 028  |x 1319-1578 
856 |u 0584-028-002-004.pdf 
930 |d y  |p y  |q n 
995 |a science 
999 |c 973869  |d 973869 

عناصر مشابهة